July 30, 1997

Rafael J. Betancourt Zamora Ali Hajimiri, Thomas H. Lee Center for Integrated Systems Department of Electrical Engineering Stanford University





# **Biotelemetry is Crucial for Space Life Sciences**

- On the ground, animals can be housed separately for data collection, and tethered systems are feasible. In space, where volume is very costly, animals must be group-housed, making tethers undesirable.
- *In vivo* experiments often require anesthetized animals and hard-wired connections to the implant, creating a risk of infection due to transcutaneous leads.





- NASA-Ames Research Center is developing the Advanced BioTelemetry System (ABTS) to conduct space-based animal research.
- Implantable biotelemetry supports real-time data gathering. It allows experiments with awake and unrestrained animals, and eliminates problems with lead breakage, movement artifacts, and ground loops.
- NASA needs a low power implantable transmitter that can relay biosensor data using the 174-216MHz band.



# Human Applications for Biotelemetry



- NASA researchers are collaborating with doctors at the University of California-San Francisco's (UCSF) Fetal Treatment Center to adapt space biosensor and biotelemetry technology for the monitoring of fetuses with life-threatening congenital conditions.
- At **UCSF's Fetal Treatment Center** there is a need for telemetry of physiological parameters of human fetuses for monitoring and identifying distress after surgery.
- A telemetry implant that will monitor heart rate, temperature, pH, and amniotic fluid pressure is required to operate *in utero* for up to 3 months.





<sup>1</sup>V. Kaenel, et al., "A 320MHz, 1.5mW at 1.35V CMOS PLL for Microprocessor Clock Generation", *Intl. Solid-State Circuits Conference*, Feb. 1996, pp.132-133.

# **Frequency-locked Loop Frequency Synthesizer**

- We describe a frequency-locked loop (FLL) architecture that uses a differential frequency discriminator (DFD).
- This FLL does not require a frequency divider, which represents 22% of the power budget for the PLL example just shown.
- The FLL can perform frequency comparison directly without a divider by using a DFD implemented with switched capacitor circuits.
- The output frequency is determined by the capacitor ratio, C1/C2, and the reference frequency.
- A linear analysis using a single pole filter shows that this is a first order system, and thus inherently stable (neglecting sampled-data effects).





# Voltage-controlled Oscillator Design

- In a synthesizer application, the reference frequency source is usually a crystal oscillator with very low phase noise.
- A PLL tracks the phase noise of the reference signal, relaxing the close-in phase noise requirements of the VCO.
- However, a FLL tracks the VCO's frequency, not phase, forcing more stringent requirements on the VCO.
- The VCO's power dissipation is determined by the frequency of operation and the phase noise performance required.
- In biotelemetry, data rates are low (10-100kbps), and channel spacing wide (4MHz), relaxing the phase noise requirements for the VCO.



- The VCO design is critical in the performance of the FLL synthesizer as the phase noise at the output of the FLL is solely a function of the phase noise of the VCO.
- The VCO consists of a 4-stage differential ring oscillator.
- Frequency control is achieved by changing the biasing of the buffer stages which determines the delay through each cell.



- The differential buffers used have been shown to have excellent noise and power supply rejection characteristics<sup>2</sup>.
- The layout of the ring oscillator is symmetrical and load balanced to avoid any skewing between the phases.

<sup>2</sup> M. Horowitz, et al., "PLL Design for a 500MB/s Interface", *Intl. Solid-State Circuits Conference*, Feb. 1993, pp.160-161.



# Hajimiri Phase Noise Model

$$L\{\Delta\omega\} = 10 \cdot \log\left\{\frac{64kT}{I_{DD}E_{C}L_{EFF}}\left(\frac{f_{o}^{2}}{\Delta\omega^{2}}\right)\right\}$$

Single-sideband phase noise (dBc/Hz) for a differential ring oscillator in the 1/f<sup>2</sup> region

I<sub>DD</sub> is the tail current of a single stage
E<sub>C</sub> is the critical field (e.g., 4.918 V/μm)
L<sub>EFF</sub> is the gate length of the differential-pair devices (e.g., 0.5μm)
We selected the 100μA curve, for a total current drain of 500μA at 200MHz.





## **Test Results: VCO Transfer Characteristic**





## **Test Results: Phase Noise**





# Conclusions

- The frequency-locked loop (FLL) synthesizer imposes more stringent phase noise requirements on the VCO.
- A design technique using the Hajimiri phase noise model was presented.
- A 200MHz ring oscillator VCO was designed and fabricated in 0.5µm CMOS.
- Measurements of phase noise show good agreement with the theory.





# Acknowledgements

- This work was partially supported by NASA-Ames Research Center through a Training Grant No. NGT 2-52211.
- We gratefully acknowledge the support of John W. Hines, manager of the Sensors 2000! program at NASA-Ames Research Center.